New
Sr. FPGA Design Engineer - Camden, NJ - Active Secret Clearance Required Engineering
SOC LLC | |
United States, New Jersey, Camden | |
Feb 26, 2026 | |
|
Sr. FPGA Design Engineer is needed for a contract to hire opportunity with SOC's client in Camden, NJ.
*Must Have Active Secret (Can start with an Interim) Job Description: You will be part of the key design team, responsible for the delivery of FPGAs for defense applications. You will architect, implement FPGA design, with hands on design/debug with primarily Ethernet, I2C, SPI, AXI protocols. Our Client has state-of-the-art EDA flows/methodologies including Mentor EDA: Simulator Questa Prime, Verification IP (QVIPs), UVM framework, Clock Domain Crossing (CDC), Reset Domain Crossing (RDC), Questa Lint, Synopsys (DC/Primetime/Synplify), Xilinx/Intel/Microchip EDA (Vivado/Libero/Quartus). We are a learning organization and have the capability to target all FPGA vendors and have ASIC front end capability, with mature design processes. This is a high impact role in the organization to ensure robust quality and delivery of communication products for National Security. Essential Functions:
Qualifications:
Preferred Additional Skills:
Employment Pre-requisites The following requirements must be met to be eligible for this position: successful completion of a background investigation, and drug urinalysis. SOC, a Day & Zimmermann company, is an Equal Opportunity Employer, EOE AA M/F/Vet/Disability. #DZFED #INDSOC Estimated Min Rate: $80.50 Estimated Max Rate: $115.00 | |
Feb 26, 2026